19/5-/17 Q. P. Code: 13949 (3 hours) [80 marks] | Instruc | tions: 1. Question number 1 is compulsory | | |---------|-------------------------------------------------------------------------------------|------| | | 2. Attempt any three questions from Question no 2 to Question no 6. | | | | 3. Assume suitable data if necessary. | | | Q1. A) | What are the dataflow design alternatives? Explain in Detail. | [10] | | B) | Explain the recent developments in Nanotechnology and its impact on HPC | [10] | | Q2. A) | Explain SIMD, MIMD and SMIT architecture? | [10] | | B) | Define CUDA? Explain the CUDA processor architecture. | [10] | | Q3. A) | Give difference between MPI and Open MP. | [10] | | B) | Why process synchronization is required? Explain different types of synchronization | ion | | | mechanisms briefly. | [10] | | Q4. A) | What are the principles of Message passing programming? | [10] | | B) | Explain in detail Memory hierarchy and transaction specific memory design using | g | | | CUDA? | [10] | | Q5 A) | Design parallel algorithm structure for performing Partitioning and Matrix input / | [10] | | | Output. | | | B) | Explain architecture of NVIDIA GPU. | [10] | | Q6. W | rite short note on the following (any Two): | [20] | | a) | Major design issues of Data Flow computers. | | | b) | Loosely coupled system vs. tightly coupled system. | | | c) | PetaScale Computing. | | | d) | Quantum Computers. | | | | | |