| | (3Hours) [To | tal Marks:80] | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------| | ( | <ol> <li>Question No. 1 is compulsory.</li> <li>Solve any three questions out of remaining five questions.</li> <li>Figures to the right indicate full marks.</li> <li>Assume suitable data if required.</li> </ol> | | | 1. Atte | empt the following :- | 20 | | (a)<br>(b)<br>(c)<br>(d) | Explain the need of harmonic neutralization in the output of inverter Discuss the principle of phase control in single phase full wave a.c. voltage controller. Explain the importance of Snubber circuit with neat diagram. Explain the principle of operation of cyclo converter. Enumerate sor its industrial applications. | | | 2. (a) | Explain with neat diagram and waveform the operation of single phatual bridge voltage source inverter. | ase 10 | | (b) | Explain the operation of single phase dual converter with neat diagrand waveforms. | am 10 | | 3. (a) | Explain the working of three phase bridge inverter in 120° conduction mode with circuit diagram and associated waveform. | on 10 | | (b) | Draw and explain the switching characteristics of SCR during its tunand turn off processes. | n on 10 | | 4. (a) | With the help of neat diagram and associated waveforms discuss the operation of Cuk converter. | 10 | | (b) | Explain with neat circuit diagram and waveforms the operation of the phase fully controlled rectifier with R load. | aree 10 | | 5. (a) 🗵 | Explain the operating principle of an IGBT on the basis of : | 10 | | (b) | <ol> <li>Creation of an inversion layer</li> <li>Conductivity modulation of the drift layer</li> <li>Explain the need of commutation in thyristor circuits. Enumerate the various commutation techniques used for thyristors. Describe class commutation with relevant waveforms.</li> </ol> | | | 6. (a) | Explain the various triggering modes of Triac with neat diagram. A draw it's V-I characteristics. | lso <b>10</b> | | (b) | Explain the operation of single phase, half controlled bridge convert with RL load. Derive the expression for average load voltage and lo current. | | | 69836 | Page 1 of 1 | | ## Paper / Subject Code: 37203 / COMPUTER ORGANIZATION Q. P. Code: 25637 | Time: 3 hours Mark | s: 80 | |------------------------------------------------------------------------------------------|----------------| | N.B: (1) Question No.1 is compulsory. | | | (2) Attempt any three questions from remaining questions. | 6 6 6<br>6 6 6 | | (3) Figures to the right indicate full marks. | | | Q1(a)Draw register structure of IA-32 family | 5 | | (b) Compare RISC and CISC architectures. | 5 | | (c) Explain restoring division algorithm and draw its flowchart. | 5 | | (d) Compare paging and segmentation. | 5 | | Q2(a)Explain any one hardwired technique of control unit design. | 10 | | (b) Explain various modes of DMA transfer. | 10 | | Q3(a)Explain the advantages of pipelining. Explain various types of pipeline hazards and | 10 | | their solutions. | | | (b)Explain various architectures of cache memory. | 10 | | Q4 (a)Explain various page replacement policies. | 10 | | (b)Explain the structure of serial and parallel ports. What are the methods to access it | ? 10 | | Q5 (a) What is virtual memory ?Explain how paging is useful in implementing virtual | 10 | | memory. | | | (b)Explain execution of a complete instruction with details. How are branch instruction | ons | | executed? | 10 | | Q6(a)What are different addressing modes of IA-32 family? Explain with examples. | 10 | | (b) Explain single bus and multiple bus organization. | 10 | | X 4 X 5 6 5 6 X 6 7 6 8 8 X X X X X X X | | \*\*\*\*\*\* ## Paper / Subject Code: 37202 / ADVANCED INSTRUMENTATION SYSTEM Time: 3 hours Q. P. Code: 36416 Total Marks: 80 Note: 1) Question No.1 is compulsory. 2) Attempt any three questions from remaining five questions. 3) Assume suitable data if necessary. 4) Figures to the right indicate full marks. Q.1) Explain in brief a) Composite controller 5M b) I-P converter 5M c) Pneumatic logic gates 5M d) Electronic type temperature transmitter 5M Q.2)a) Explain the installation procedure of control valve. 10M b) Explain flapper nozzle system. Explain any two applications of flapper 10M nozzle system for industrial use. Q.3) a) What are the different types of hydraulic pumps? Explain with neat sketch. 10M b) What is the necessity of proportional control? Explain proportional controller 10M in detail. Q.4) a) Give the classification of compressors. Explain any two rotary compressors 10M b) Draw the control valve characteristics and explain. An equal percentage 10M valve has maximum flow of 40cm<sup>3</sup>/s and a minimum flow of 4cm<sup>3</sup>/s. If the full travel is 3 cm, find the flow at 1 cm opening. Q.5) a) Draw the diagram of sequence valve and explain it in detail. 10M b) Draw the block diagram of multichannel data acquisition system and 10M describe the working of it. Q.6) a) Explain methods for local pressure control with diagram. 10M b) What is Transmitter? Give the classification details of transmitters. Draw and 10M Explain a process loop with transmitter. \*\*\*\*\*\* ## Paper / Subject Code: 37201 / BASIC VLSI DESIGN | | Duration:3 nrs | Maximum Marks :80 | | |------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------| | Note: | 1.Question 1 is compulsory. | 27.7.7.8.8.8<br>27.7.8.8.9.9.9.9. | | | | 2. Solve any three out of remaining . | | | | | 3.Assume suitable data if necessary | | | | | 4.Draw proper diagrams | | | | Q.1. S | olve any four. | | | | (a) Exp | plain briefly about transfer characteristics of CMOS | inverter. | [5] | | (b) De | sign a 4:1 MUX using NMOS transmission gates. | | [5] | | (c) Imp | plement two I/P NOR gate using CMOS inverter and | Pseudo NMOS Logic. | [5] | | (d) Co | mpare Ripple carry adder with Carry Look Ahead ad | der. | [5] | | (e) Coı | mpare ROM and RAM. | | [5] | | | Explain different inverter circuits and compare the tof using active load? | eir performance .What is th | e<br>[10] | | Demo | mpare the full scaling model with constant voltage nstrate clearly the effects of scaling on the device duption and current density of the gates | 2 (2 ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | | | Q.3 (a | Implement JK FF using Static CMOS. What are other | r design methods for it? | [10] | | <b>(b)</b> Exp | lain Read Write operation of 6-T SRAM cell in deta | | [10] | | Q.4 (a | ) What is ESD protection? Explain with example. | | [10] | | (b)Hov | w multiplication operation is carried out? Explain w | th example. | [10] | | Q.5 (a<br>schem | ) What is importance of Global and Local clock? Expess? | lain different clock distribu | tion<br>[10] | | <b>(b)</b> Wh | nat is NOR based ROM and NAND based ROM? Hen | ce explain any one decoder. | [10] | | (a) Pro<br>(b) Arr<br>(c) CM | rite short notes on (any three) ogramming techniques used for EEPROM ay Multiplier OS latch-up and its prevention | | [20] | | tu) iiit | erconnect scaling and RC delay | | | Page **1** of **1** | Durati | on: 2 Hours | Marks:-40 | |---------|---------------------------------------------------------|-----------| | Note: | | | | i. | Q1 is compulsory. | | | ii. | Attempt any three questions from remaining five. | | | iii. | Each question carries 10 marks. | | | 1. Ans | swer any five. | | | a. | Write a short note on structured cabling. | | | b. | What is data mining? | | | | Differentiate between DBMS and RDBMS. | | | d. | Illustrate the four layered reference model for TCP/IP. | | | e. | Explain any four top security concerns. | | | f. | Explain E-governance framework. | | | g. | Explain CIA triangle in brief. | | | 2. | | | | a. | Define OSI layer. | 5 | | b. | Define topology. Explain any 3 common topologies. | 5 | | 3. | | | | a. | Explain following IP Addressing Mechanism | 5 | | | i. IP V4-Address System | | | | ii. IPV6 Address system | | | | iii. User Datagram Protocol | | | b. | Write detailed note on SNMP. | 5 | | 4. Wri | ite a note on following terms related to IT audit. | 10 | | a. | | | | b. | Audit Schedule. | | | | Audit Plan. | | | | Audit Preparation. | | | e. | Internal Audit. | | | 5. | | | | a. | Explain the term business process outsourcing (BPO). | 5 | | b. | Write a note on E-Commerce | 5 | | 6. | | 10 | | 0, 4 6 | Firewall. | 10 | | 61.7 | RFID systems. | | | Č. | 2,70,74 6,4 8,9,76,9,5,76,8;V, | | | % d. | IP-CCTV. | | | ~ ~ ~ ~ | End point security. | | | 7200 | 1888 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | \*\*\*\*\*\*