T.E. (Sem-VI) CBSGS Electronics Enginening MITM (2 Hours) 9/6/2015 QP Code: 5057 [Total Marks: 40 N.B.: (1) Question No. one is compulsory. (2) Attempt any three from remaining five questions | 1. | Answer any five. | | | | | | | |----|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--| | | <ul><li>b.</li><li>c.</li><li>d.</li><li>e.</li><li>f.</li></ul> | Define OSI layers. Write a small note on E-business. What is data mining? Define intranet and explain it. Write a note on structured cabling What is data quality problem. What is E-governance framework. | 2<br>2<br>2<br>2<br>2 | | | | | | 2. | | | | | | | | | | | Explain open source software with examples. Write a note on mesh topology and star topology. | 5<br>5 | | | | | | 3. | | Explain the different types of operating systems. Write a note on password management system. | 5<br>5 | | | | | | 4. | | Explain the following terms related to storage. i) Online storage ii) Near line storage iii) Offline storage | 5 | | | | | | | b. | Write a detailed note on Simple Network Management Protocol (SNMP). | 5 | | | | | | 5. | | Explain Enterprise Resource Planning (ERP) and its need. Explain web browsers with different examples. | 5<br>5 | | | | | | 6. | Wr i) ii) iv) | | 10 | | | | | JP-Con. 12458-15. ## TE Sem VI (CBUS) (ETRX) DSPP 3/6/15 10 10 Q.P. Code: 5056 (3 Hours) [ Total Marks: 80 N.B.: (1) Question No. 1 is compulsory. (2) Attempt any three questions from remaining questions. (3) Assume suitable data wherever necessary. State and explain relation between DTFS, DFT and ZT. Explain the term linear phase & state its importance in digital filters. (b) What is need of DSP processor whent high speed processor are available? What is meant by limit cycle in IIR system. Give example. (d)Explain different signal processing operations involved in subband coding. Design 6th order linear phase LPF with cut of frequency $\pi/2$ using Blackman 10 window function. Explain Gibb's phenomenon. State it's significance in FIR filter design. (b) 10 3. (a) Given $H(S) = \frac{1}{(s+1)(s+3)}$ , T = 2 seconds Design digital IIR filter using BLT method. Explain Frequency warping in BLT. A digital system is characterized by difference Equation, (b) 10 y(n) = 0.9 y (n-1) + x (n) Explain the limit cycles generated in the output & determine the deadband of system when input x(n)=0 and y(n-1)=124. (a) Compute DFT of sequence $x(n) cos(\frac{n\pi}{2})$ , N = 4 using DIF-FFT algorithm 5 Find IDFT of x (k) = $\{3, (2 + j), 1, (2 - j)\}$ Find DTFS of $x(n) = \{0, 1, 2, 3\}$ with period N = 4. State time shifting property of DTFS. Explain how higher throughout is obtained in DSP using VLIW architecture. 10 In a recursive system defined by Transfer function. 10 $H(z) = \frac{1}{\left(1 - 0.35z^{-1}\right)\left(1 - 0.62z^{-1}\right)}$ Assume that products are rounded to 4-bits including sign bit and the product range is -1 to 1. Find output roundoff noise power in direct form realization. Explain different addressing modes of TMS320C67XX DSP processor What are the sailent features of TMS320C67XX family of DSP processors. (3 Hours) [Total Marks: 80 | N.B.: ( | 1) | Question | No. | 1 | is | compulsory. | |---------|----|----------|-----|---|----|-------------| |---------|----|----------|-----|---|----|-------------| - (2) Solve any three questions out of remaining five question. - (3) Figures to the right indicate full marks. - (a) Draw and explain V-I characteristics of SCR. (b) What is the need of frewheeling diode in controlled rectifier. Explain with example. - (c) What do you understand by $\frac{di}{dt}$ and $\frac{dv}{dt}$ rating of SCR. - (d) Explain the principle step down clopper. State load voltage equation. - (a) Explain half controlled rectifier using SCR. Draw waveforms and derive the relation for output load voltage. - (b) Draw and explain single phase full bridge inverter. Draw waveforms. 10 - 3. (a) Single phase half bridge invertor has a resistive load of $3\Omega$ and the dc input voltage $E_{dc}$ = 50 V. Calculate - (i) RMS output voltage at the fundamental frequency - (ii) Output power P<sub>0</sub> - (iii) The average and peak current of each thyristor. - (iv) The peak reverse blocking voltage of each thyristor. - 4. (a) Explain the working of single phase to single phase cycloconverter with purely 10 resistive load. Draw circuit diagram and waveforms. - (b) The input voltage to the buck-boost convertor is $E_{dc} = 14$ V. The duty cycle a = 10 0.6 and the switching frequency is 25 KHz. The inductance $L = 180 \mu H$ and filter capacitance $C = 220 \mu H$ . The average load current Io = 1.5 A. calculate - (a) The average o/p voltage E<sub>n</sub> - (b) The peak-to-peak output voltage ripplea $\Delta V_c$ - (c) The peak-to-peak current of inductor $\Delta$ I - (d) The peak current of the device Ip [TURN OVER JP-Con.: 11010-15. 2 | Explain circuit diagram and working of three phase inverter 180° conduction | 10 | |--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | mode with resistive load. | | | Diffrentiate between symmetrical and asymmetrical IGBT. | 5 | | Draw and explain switching characteristics of IGBT. | 5 | | Explain the voltage control technique in inverter using sinusoidal pwm method. Justify the use of it reduces harmonics. | 10 | | Draw and explain dual convertor with all four quadrants of operation. | 5 | | Define forced communication. Explain Class D communication with respect to circuit diagram, working and waveforms. | 5 | | | mode with resistive load. Diffrentiate between symmetrical and asymmetrical IGBT. Draw and explain switching characteristics of IGBT. Explain the voltage control technique in inverter using sinusoidal pwm method. Justify the use of it reduces harmonics. Draw and explain dual convertor with all four quadrants of operation. Define forced communication. Explain Class D communication with respect | ## TE-SEMUI (CBSas) - ETRX C.O. | Q.P. Code | • | 5049 | |-----------|---|------| |-----------|---|------| | | | (3 Hours) [ To | tal Marks : 80 | |-------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | N | N.B.: (1)<br>(2)<br>(3)<br>(4) | Assume suitable data wherever necessary. | ns. | | Į | · • | Vrite microinstructions for executing instruction Add Ro, [R3] in us architecture processor. | three | | | | Vrite a note on nanoprogramming. | 4 | | | (c) D | oifferentiate SRAM and DRAM. | 4 | | | (d) W | What is parallel processing? | 4 | | )<br> | | raw flowchart for non-restoring division. Solve (8) ÷ (3) using estoring division method. | non- 10 | | | (b) D | Differentiate between Horizontal and vertical micro architecture. | 10 | | | • | consider main memory size is three pages. Following page address generated by execution of a program 2 3 2 1 5 2 4 5 3 2 | trace 10 | | | A | ssume main memory is cleared initially. Find page hit ratio by | | | | | (i) FIFO (ii) LRU replacement scheme. | | | | • / | That is microprogramming? Draw and explain microprogram ontrol unit. | nmed 10 | | • | | That is virtual memory? How paging is useful in implementing versions? | rirtual 10 | | | by | tate the advancements in arithmetic and logical instructions supply IA-32 architecture. Describe five floating point arithmetic instructions in IA-32. | | | | (a) E | xplain various DMA transfer modes in brief with examples. | 10 | | | ` ' | xplain various types of hazards in pipelined processors with exalso propose solution for each type. | mple. 10 | | | ` , | That are different I/O access methods? Explain in detail. | 10 | | | (b) W | rite short notes on:- | 5 | | | | (i) Cache coherency | 5 | (ii) RISC and CISC architectures. T-E. Sern VI (CB GS) ETRX. Adv. Instrumentation System QP Code: 5047 ## (3 Hours) [Total Marks: 80] | | | • | |-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | . B.: | <ol> <li>Question No. 1 is compulsory.</li> <li>Attempt any three questions from remaining five questions.</li> <li>Assume suitable data if necessary.</li> <li>Figures to the right indicate full marks.</li> </ol> | | | 1. | (a) With neat block diagram, explain the working of multichannel data acquisition system. | 10 | | | (b) Compare an electrical, pneumatic and hydraulic systems. | 10 | | 2. | (a) Explain flow characteristics of globe control valves. | 1( | | | (b) What is necessity of valve positioner? Explain any one type of valve positioner. | 10 | | 3. | (a) Explain the working of pneumatic to electrical converter. | 1( | | | (b) What is need of tuning of controller? Explain any one method of tuning of PID controller. | 10 | | 4. | (a) Explain flapper nozzle system. Explain any two applications of flapper nozzle System. | 1( | | | (b) With neat block diagram explain working of telemetry system. | 10 | | 5. | (a) Compare conventional and smart transmitters. | 10 | | | (b) Draw and explain inherent and installed characteristics of control valves. | 10 | | 6. | (a) With neat diagram, explain speed control circuit for hydraulic actuator. | 10 | | | (b) Explain the working of electronic DP transmitter | 1.0 | (3 Hours) [Total Marks: 80 - N.B. (1) Question No. 1 is compulsory. - (2) Solve any three questions from remaining questions. - (3) Assume suitable data if necessary. - 1. Solve any four of the following:— - (a) Explain the effect on drain current due to channel length modulation and velocity saturation. - (b) Implement using CMOS inverters. $F = \overline{A \cdot B} + C$ - (c) Draw voltage transfer characteristic for CMOS inverter and explain all regions. 5 - (d) Give the read and write stability criteria for 6T RAM if the pull up transistors and replaced by resistors. - (e) Explain low power design considerations. 5 2. (a) Compare pass transistor logic, NMOS logic and CMOS logic. 10 - (b) For equal rise and tall delay five assume $\mu_n = 2 \mu_p draw$ an inverter equivalent circuit of 10 3 i/p NAND and 2 i/p XOR. - 3. (a) Compare constant voltage and constant field scaling with their merits and demerits. 10 - (b) Write short note on clock generation, stabilization and distribution. 10 - 4. (a) Explain concept of carry look ahead adder with equation and how does it achieve better 10 speed compared to ripple carry Adder. - (b) Consider a CMOS inverter with following parameters 10 Nmos V to, $$n = 0.6$$ V $\mu_n$ Cox = 60 $\mu$ A / $V^2$ and $\left(\frac{W}{L}\right)_n = 8$ p mos V to, p = -0.7 V $$\mu_n$$ Cox = 25 $\mu$ A / V<sup>2</sup> and $\left(\frac{W}{L}\right)_p = 12$ Calculate the noise margin and switching threshold $(V_{Th})$ of this circuit, $V_{DD} = 3V$ . 5. (a) Implement 4: 1 multiplexer using pass transistor logic. 10 (b) Explain concept of charge sharing and charge leakage. 10 - 6. Write a short notes on any three of the following:— - (a) Sense amplifier - (b) Array multiplier $(4 \times 4)$ - (c) CMOS Latch up and it's prevention. - (d) Resistance and capacitance estimation. 20